## Tile Link Protocol:



This Document specifies the values of the output signals during the DCache access. The signals specified below is the output signals of the NonBlockingDcache.v module. The values are extracted from the timing diagram of the dhrystone benchmark(dhrystone.riscv.vcd) using the rocketchip emulator.

Signals in NonBlockingDcache.v:

```
    Value of output signal: io_cpu_replay_next
        when (auto_out_a_ready==1 && auto_out_a_valid==1) +2 ns
        then io_cpu_replay_next=1;
        auto_out_a_valid==0;
```



when (auto\_out\_d\_ready==1 && auto\_out\_d\_valid==1) (still io\_cpu\_replay\_next=1) after 2 cc io\_cpu\_replay\_next=0; auto\_out\_d\_valid=0;



2. output signal: io\_cpu\_ordered
when (auto\_out\_d\_ready==1 && auto\_out\_d\_valid==1)
 after 2 ns+2 ns:
 io\_cpu\_ordered=1 until (io\_cpu\_req\_valid==1 && io\_cpu\_req\_ready==1)
 after 2cc:
 io\_cpu\_ordered=0;



3. output signal: io\_cpu\_req\_ready:

If READ req:

when (auto\_out\_a\_ready==1 && auto\_out\_a\_valid==1)+2 ns then

io\_cpu\_req\_ready==0;

after (output io\_cpu\_resp\_valid==1) +2ns+2ns io\_cpu\_req\_ready=1;



If WRITE req:

Then io\_cpu\_req\_ready=1;//all time



4. Output signal: auto\_out\_a\_valid

when (auto\_out\_a\_ready==1 && auto\_out\_a\_valid==1)+2 ns

then auto\_out\_a\_valid=0;

when miss+2ns:auto\_out\_a\_valid==1;



5. Output signal: auto\_out\_d\_ready

when (auto\_out\_d\_ready==1 && auto\_out\_d\_valid==1)+2 ns

then auto\_out\_a\_ready=1;

when (io\_cpu\_resp\_valid==1)+2ns:

Then auto\_out\_a\_ready=0;



6. auto\_out\_a\_bits\_opcode: READ:1

WRITE:1

7. output [2:0] auto\_out\_a\_bits\_param:READ:000

WRITE:000

8.output [3:0] auto\_out\_a\_bits\_size: READ:{{2'd0},io\_cpu\_req\_bits\_typ[1:0]}

WRITE:01

9.output auto\_out\_a\_bits\_source:READ:1

WRITE:1

10.output [31:0] auto\_out\_a\_bits\_address:io\_cpu\_req\_bits\_addr

12. output [63:0] auto out a bits data:READ:0

WRITE:0

13.output auto\_out\_a\_bits\_corrupt:0

\*\*\*\*\*B Channel

14. output auto\_out\_b\_ready

\*\*\*\*\*\* C Channel

15.(i) Voluntary Release/Write Back:c\_opcode:111

```
output
                     auto out c valid,
 output [2:0] auto_out_c_bits_opcode:111,
 output [2:0] auto_out_c_bits_param:001,
 output [3:0] auto_out_c_bits_size:6,
 output
                     auto_out_c_bits_source:0,
 output [31:0] auto_out_c_bits_address:,
 output
                     auto_out_c_bits_corrupt:0
 (ii) ProbeACk (No Data): C_opcode: 100 //works only for 1 cc
 output
                     auto_out_c_valid,
 output [2:0] auto_out_c_bits_opcode:100,
 output [2:0] auto_out_c_bits_param:010,
 output [3:0] auto_out_c_bits_size:6,
 output
                     auto_out_c_bits_source:0,
 output [31:0] auto_out_c_bits_address:auto_out_b_bits_address,
 output
                     auto_out_c_bits_corrupt:0
(ii) ProbeACkData (64*8bit Data transfer in 8 cc): C_opcode: 101 //works in 8 cc +2 cc then
auto out c valid=0 again
 output
                     auto_out_c_valid,
 output [2:0] auto_out_c_bits_opcode:101,
 output [2:0] auto out c bits param:000,
 output [3:0] auto_out_c_bits_size:6,
 output
                     auto_out_c_bits_source:0,
 output [31:0] auto out c bits address: auto out b bits address,
 output
                     auto_out_c_bits_corrupt:0
```